High Level Synthesis of ASICs Under Timing and Synchronization Constraints by David C. KuHigh Level Synthesis of ASICs Under Timing and Synchronization Constraints by David C. Ku

High Level Synthesis of ASICs Under Timing and Synchronization Constraints

byDavid C. Ku

Paperback | November 19, 2010

Pricing and Purchase Info

$275.95

Earn 1,380 plum® points

Prices and offers may vary in store

Quantity:

In stock online

Ships free on orders over $25

Not available in stores

about

Computer-aided synthesis of digital circuits from behavioral level specifications offers an effective means to deal with increasing complexity of digital hardware design. High Level Synthesis of ASICs Under Timing and Synchronization Constraints addresses both theoretical and practical aspects in the design of a high-level synthesis system that transforms a behavioral level description of hardware to a synchronous logic-level implementation consisting of logic gates and registers. High Level Synthesis of ASICs Under Timing and Synchronization Constraints addresses specific issues in applying high-level synthesis techniques to the design of ASICs. This complements previous results achieved in synthesis of general-purpose and signal processors, where data-path design is of utmost importance. In contrast, ASIC designs are often characterized by complex control schemes, to support communication and synchronization with the environment. The combined design of efficient data-path control-unit is the major contribution of this book. Three requirements are important in modeling ASIC designs: concurrency, external synchronization, and detailed timing constraints. The objective of the research work presented here is to develop a hardware model incorporating these requirements as well as synthesis algorithms that operate on this hardware model. The contributions of this book address both the theory and the implementation of algorithm for hardware synthesis.
Title:High Level Synthesis of ASICs Under Timing and Synchronization ConstraintsFormat:PaperbackDimensions:294 pages, 23.5 × 15.5 × 0.01 inPublished:November 19, 2010Publisher:Springer-Verlag/Sci-Tech/TradeLanguage:English

The following ISBNs are associated with this title:

ISBN - 10:1441951296

ISBN - 13:9781441951298

Look for similar items by category:

Reviews

Table of Contents

1. Introduction. 2. System Overview. 3. Behavioral Transformations. 4. Sequencing Graph and Resource Model. 5. Design Space Exploration. 6. Relative Scheduling. 7. Resource Conflict Resolution. 8. Relative Control Generation. 9. Relative Control Optimization. 10. System Implementation. 11. Experimental Results. 12. Conclusions and Future Work. References. Index.