Reconfigurable Computing: Architectures, Tools And Applications: 9th International Symposium, Arc 2013, Los Angeles, Ca, Usa, by Philip BriskReconfigurable Computing: Architectures, Tools And Applications: 9th International Symposium, Arc 2013, Los Angeles, Ca, Usa, by Philip Brisk

Reconfigurable Computing: Architectures, Tools And Applications: 9th International Symposium, Arc…

byPhilip BriskEditorJosé Gabriel De Figueiredo Coutin, Pedro Diniz

Paperback | February 9, 2013

Pricing and Purchase Info

$72.37 online 
$75.95 list price
Earn 362 plum® points

Prices and offers may vary in store

Quantity:

In stock online

Ships free on orders over $25

Not available in stores

about

This book constitutes the thoroughly refereed conference proceedings of the 9th International Symposium on Reconfigurable Computing: Architectures, Tools and Applications, ARC 2013, held in Los Angeles, CA, USA, in March 2013. The 28 revised papers presented, consisting of 20 full papers and 11 poster papers were carefully selected from 41 submissions. The topics covered are applications, arithmetic, design optimization for FPGAs, architectures, place and routing.
Title:Reconfigurable Computing: Architectures, Tools And Applications: 9th International Symposium, Arc…Format:PaperbackDimensions:238 pagesPublished:February 9, 2013Publisher:Springer-Verlag/Sci-Tech/TradeLanguage:English

The following ISBNs are associated with this title:

ISBN - 10:3642368115

ISBN - 13:9783642368110

Look for similar items by category:

Reviews

Table of Contents

Heterogeneous Reconfigurable System for Adaptive Particle Filters in Real-Time Applications.- Hardware Acceleration of Genetic Sequence Alignment.- An FPGA Acceleration for the Kd-tree Search in Photon Mapping.- SEU Resilience of DES, AES in SRAM-based FPGA.- An Architecture for IPv6 Lookup Using Parallel Index Generation Units.- Hardware Index to Set Partition Converter.- Teaching SoC Using Video Games to Improve Student Engagement.- Parameterized Design and Evaluation of Bandwidth Compressor for Floating-Point Data Streams in FPGA-based Custom Computing.- Hardware Acceleration of Matrix Multiplication Over Small Prime Finite Fields.- Flexible Design of a Modular Simultaneous Exponentiation Core for Embedded Platforms.- Architecture for Transparent Binary Acceleration of Loops with Memory Accesses.- Parametric Optimization of Reconfigurable Designs using Machine Learning.- Fast Template-based Heterogeneous MPSoC Synthesis on FPGA.- Hierarchical and Multiple Switching NoC with Floorplan based Adaptability.- Performance Analysis And Optimization of High Density Tree-Based 3D Multilevel FPGA.